新聞中心

EEPW首頁 > 電源與新能源 > 設(shè)計應(yīng)用 > AD9644:14位串行模數(shù)轉(zhuǎn)換器概述

AD9644:14位串行模數(shù)轉(zhuǎn)換器概述

作者: 時間:2013-09-09 來源:網(wǎng)絡(luò) 收藏
是一款14位雙通道模數(shù)轉(zhuǎn)換器(ADC),配有一個高速串行輸出接口,采樣速度可為80MSPS或155MSPS。這款雙通道ADC內(nèi)核采用多級、差分流水線架構(gòu),并集成了輸出糾錯邏輯。每個ADC均具有寬帶寬、差分采樣保持模擬輸入放大器,支持用戶可選的各種輸入范圍。集成基準電壓源可簡化設(shè)計。占空比穩(wěn)定器可用來補償ADC時鐘占空比的波動,使轉(zhuǎn)換器保持出色的性能。

The is a dual, 14-bit, analog-to-digital converter (ADC) with a high speed serial output interface and sampling speeds of either 80 MSPS or 155 MSPS. The is designed to support communications appli-cations where high performance, combined with low cost, small size, and versatility, is desired. The JESD204A high speed serial interface reduces board routing requirements and lowers pin count requirements for the receiving device. The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers that support a variety of user-selectable input ranges. An integrated voltage reference eases design consid-erations. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance.

本文引用地址:http://m.butianyuan.cn/article/258525.htm

By default, the ADC output data is routed directly to the two external JESD204A serial output ports. These outputs are at CML voltage levels. Two modes are supported such that output coded data is either sent through one data link or two. (L = 1; F = 4 or L = 2; F = 2). Independent synchronization inputs (DSYNC) are provided for each channel.

Flexible power-down options allow significant power savings, when desired. Programming for setup and control is accomplished using a 3-wire SPI-compatible serial interface. The AD9644 is available in a 48-lead LFCSP and is specified over the industrial temperature range of −40°C to +85°C. This product is protected by a U.S. patent.

特性:

JESD204A coded serial digital outputs

SNR = 73.7 dBFS at 70 MHz and 80 MSPS

SNR = 71.7 dBFS at 70 MHz and 155 MSPS

SFDR = 92 dBc at 70 MHz and 80 MSPS SFDR = 92 dBc at 70 MHz and 155 MSPS

Low power: 423 mW at 80 MSPS, 567 mW at 155 MSPS

1.8 V supply operation

Integer 1-to-8 input clock divider

IF sampling frequencies to 250 MHz

−148.6 dBFS/Hz input noise at 180 MHz and 80 MSPS

−150.3 dBFS/Hz input noise at 180 MHz and 155 MSPS

Programmable internal ADC voltage reference

Flexible analog input range: 1.4 V p-p to 2.1 V p-p

ADC clock duty cycle stabilizer

Serial port control

User-configurable, built-in self-test (BIST) capability

Energy-saving power-down modes

應(yīng)用:

Communications

Diversity radio systems

Multimode digital receivers (3G and 4G) GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, TD-SCDMA I/Q demodulation systems

Smart antenna systems

General-purpose software radios

Broadband data applications

Ultrasound equipment.

產(chǎn)品優(yōu)點

1. An on-chip PLL allows users to provide a single ADC sampling clock; the PLL multiplies the ADC sampling clock to produce the corresponding JESD204A data rate clock.

2. The configurable JESD204A output block supports up to 1.6 Gbps per channel data rate when using a dedicated data link per ADC or 3.2 Gbps data rate when using a single shared data link for both ADCs.

3. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 250 MHz.

4. Operation from a single 1.8 V power supply.

5. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), controlling the clock DCS, power-down, test modes, voltage reference mode, and serial output configuration.

推薦閱讀:

AD9644:14位串行模數(shù)轉(zhuǎn)換器應(yīng)用詳解(原創(chuàng))
摘要:這 款雙通道ADC內(nèi)核采用多級、差分流水線架構(gòu),并集成了輸出糾錯邏輯。每個ADC均具有寬帶寬、差分采樣保持模擬輸入放大器,支持用戶可選的各種輸入范 圍。集成基準電壓源可簡化設(shè)計。占空比穩(wěn)定器可用來補償ADC時鐘占空比的波動,使轉(zhuǎn)換器保持出色的性能。本文詳解AD9644內(nèi)部構(gòu)成及應(yīng)用中的注意事項。


關(guān)鍵詞: AD9644

評論


技術(shù)專區(qū)

關(guān)閉